### **ESD5581**

## Product Preview

## **ESD Protection Diode**

## Micro-Packaged Diodes for ESD Protection

The ESD5581 is designed to protect voltage sensitive components that require low capacitance from ESD and transient voltage events. Excellent clamping capability, low capacitance, low leakage, and fast response time, make these parts ideal for ESD protection on designs where board space is at a premium.

#### **Features**

- Low Clamping Voltage
- Small Body Outline Dimensions: 0.62 mm x 0.32 mm
- Low Body Height: 0.3 mm
- Stand-off Voltage: 5 V
- IEC61000-4-2 Level 4 ESD Protection
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- µSD Card Protection
- Audio Line Protection
- GPIO

#### **MAXIMUM RATINGS**

| Rating                                                                                                         | Symbol                             | Value       | Unit       |
|----------------------------------------------------------------------------------------------------------------|------------------------------------|-------------|------------|
| IEC 61000-4-2 (ESD) Contact<br>Air                                                                             |                                    | ±30<br>±30  | kV         |
| Total Power Dissipation on FR–5 Board (Note 1) @ T <sub>A</sub> = 25°C Thermal Resistance, Junction–to–Ambient | P <sub>D</sub><br>R <sub>θJA</sub> | 250<br>400  | mW<br>°C/W |
| Junction and Storage Temperature Range                                                                         | T <sub>J</sub> , T <sub>stg</sub>  | -55 to +150 | °C         |
| Lead Solder Temperature – Maximum (10 Second Duration)                                                         | TL                                 | 260         | °C         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

See Application Note AND8308/D for further description of survivability specs.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.

ON

ON Semiconductor®

www.onsemi.com





X3DFN2 CASE 152AF

#### MARKING DIAGRAM

PIN 1

M Q

5 = Specific Device Code

M = Date Code

#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup>  |  |
|--------------|---------------------|------------------------|--|
| ESD5581MXT5G | X3DFN2<br>(Pb-Free) | 10000 / Tape &<br>Reel |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.

#### **ELECTRICAL CHARACTERISTICS**

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol          | Parameter                                          |  |
|-----------------|----------------------------------------------------|--|
| I <sub>PP</sub> | Maximum Reverse Peak Pulse Current                 |  |
| V <sub>C</sub>  | Clamping Voltage @ I <sub>PP</sub>                 |  |
| $V_{RWM}$       | Working Peak Reverse Voltage                       |  |
| I <sub>R</sub>  | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |  |
| V <sub>BR</sub> | Breakdown Voltage @ I <sub>T</sub>                 |  |
| I <sub>T</sub>  | Test Current                                       |  |

<sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters.



### **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified)

| Parameter                        | Symbol           | Conditions                      | Min | Тур  | Max | Unit |
|----------------------------------|------------------|---------------------------------|-----|------|-----|------|
| Reverse Working Voltage          | V <sub>RWM</sub> |                                 |     |      | 5.0 | V    |
| Breakdown Voltage (Note 2)       | V <sub>BR</sub>  | I <sub>T</sub> = 1 mA           | 5.2 |      | 6.5 | V    |
| Reverse Leakage Current          | I <sub>R</sub>   | V <sub>RWM</sub> = 5 V          |     |      | 1.0 | μΑ   |
| Clamping Voltage (Note 3)        | V <sub>C</sub>   | Ipp = 1 A                       |     |      | 8.0 | V    |
| Clamping Voltage (Note 3)        | Vc               | Ipp = 4 A                       |     |      | 10  | V    |
| Peak Pulse Current (Note 3)      | I <sub>PP</sub>  | t <sub>P</sub> = 8/20 μs        | 5.0 |      |     | Α    |
| Clamping Voltage<br>TLP (Note 4) | V <sub>C</sub>   | I <sub>PP</sub> = 16 A          |     | 11   |     | V    |
| Junction Capacitance             | CJ               | V <sub>R</sub> = 0 V, f = 1 MHz |     |      | 10  | pF   |
| Dynamic Resistance               | R <sub>DYN</sub> | TLP Pulse                       |     | 0.22 |     | Ω    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 2. Breakdown voltage is tested from pin 1 to 2 and pin 2 to 1.
- 3. Non–repetitive current pulse at  $T_A = 25$ °C, per IEC61000–4–5 waveform.
- 4. ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \Omega$ ,  $t_p = 100$  ns,  $t_r = 4$  ns, averaging window;  $t_1 = 30$  ns to  $t_2 = 60$  ns.

#### TYPICAL CHARACTERISTICS



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV Contact per IEC61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2

#### **TYPICAL CHARACTERISTICS**





Figure 3. IV Characteristics

Figure 4. CV Characteristics



Figure 5. Capacitance over Frequency



Figure 6. Positive TLP I-V Curve



Figure 7. Negative TLP I-V Curve

#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|----------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                    | 2                       |
| 2     | 4                      | 15                           | 8                    | 4                       |
| 3     | 6                      | 22.5                         | 12                   | 6                       |
| 4     | 8                      | 30                           | 16                   | 8                       |



Figure 8. IEC61000-4-2 Spec



Figure 9. Diagram of ESD Test Setup

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage

at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 10. 8 X 20 µs Pulse Waveform

#### **ESD5581**

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 11. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 12 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 11. Simplified Schematic of a Typical TLP System



Figure 12. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### **ESD5581**

#### PACKAGE DIMENSIONS

#### X3DFN2, 0.62x0.32, 0.355P, (0201) CASE 152AF ISSUE A







#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.25        | 0.33 |  |
| A1  |             | 0.05 |  |
| b   | 0.22        | 0.28 |  |
| D   | 0.58        | 0.66 |  |
| E   | 0.28        | 0.36 |  |
| е   | 0.355 BSC   |      |  |
| L2  | 0.17        | 0.23 |  |

# RECOMMENDED MOUNTING FOOTPRINT\*



See Application Note AND8398/D for more mounting details

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or m

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative